

# Enhanced Ethernet Transceiver NOT RECOMMENDED FOR NEW DESIGNS

MC68160A

The MC68160A Enhanced Ethernet Interface Circuit is a BiCMOS device which supports both IEEE 802.3 Access Unit Interface (AUI) and 10BASE-T Twisted Pair (TP) Interface media connections through external isolation transformers. It encodes NRZ data to Manchester data and supplies the signals which are required for data communication via 10BASE-T or AUI interfaces. The MC68160A gluelessly interface to the Ethernet controller contained in the MC68360 Quad Integrated Communications Controller (QUICC) device. The MC68160A also interfaces easily to most other industry-standard IEEE 802.3 LAN controllers. Prior to twisted pair data reception, Smart Squelch circuitry qualifies input signals for correct amplitude, pulse width, and sequence requirements.

- Automatic Twisted Pair Wiring Polarity Fault Detection and Correction Option
- Automatic Port Selection Option with Status Output
- Driver Pre-emphasis for Twisted Pair Output Data
- Crystal Controlled Clock Oscillator or External Clock Generator Option
- Digital Phase-Locked-Loop (DPLL) Timing Recovery and Data Decoding
- Standby Mode with Reduced Power Consumption
- Twisted Pair Signal Quality Error (Heartbeat) Test Option
- Diagnostic Local Loop Back Option
- Transmit, Receive and Collision Detection Status Output
- Full-Duplex Operation Option on Twisted Pair Port
- Twisted Pair Jabber Detection and Status Output
- Link Integrity Testing and Status Output

The sale and use of this product is licensed under technology covered by one or more Digital Equipment Corporation patents.

# ENHANCED ETHERNET INTERFACE TRANSCEIVER

SEMICONDUCTOR TECHNICAL DATA



#### FB SUFFIX PLASTIC PACKAGE

CASE 848D (LQFP-52)

# EB SUFFIX PLASTIC PACKAGE CASE 848D

(LQFP-52, Pb-Free Package)

#### **ORDERING INFORMATION**

MC68160AFB  $T_A = 0^{\circ} \text{ to } + 70^{\circ}\text{C}$  LQFP

| Device | Operating<br>Temperature Range | Package |
|--------|--------------------------------|---------|
|        |                                |         |



Figure 1. 10Base-T Interface Block Diagram

This device contains 20,000 active transistors.

### **Enhanced Ethernet Serial Transceiver**

| Table 1. Pin Descriptions                                       |     |
|-----------------------------------------------------------------|-----|
| Controller Interface Pins                                       |     |
| AUI Interface Pins                                              |     |
| Twisted Pair Interface Pins                                     |     |
| Oscillator and Frequency Multiplier Pins                        |     |
| Mode Select Pins                                                |     |
| Status Indicator Pins                                           |     |
| Power Supply and Ground Pins                                    | . 6 |
| Table 2. Controller Interface Selection                         | . 7 |
| Table 3. Controller Independent Mode Selection                  | . 7 |
| Electrical Characteristics                                      | . 8 |
| Maximum Ratings                                                 | . 8 |
| Recommended Operating Conditions                                | . 8 |
| ESD                                                             | . 8 |
| DC Characteristics                                              | . 8 |
| Power Supply DC Characteristics                                 | . 8 |
| TTL/CMOS Input and Output DC Characteristics                    |     |
| Twisted Pair Input and Output DC Characteristics                | . 9 |
| AUI Input and Output DC Characteristics                         |     |
| AC Characteristics                                              | 40  |
|                                                                 |     |
| External Clock Input (X1) Switching Characteristics             |     |
| Receive Phase Locked Loop Switching Characteristics             |     |
| Controller Transmit Switching Characteristics (Motorola Mode)   | 10  |
| Controller Receive Switching Characteristics (Motorola Mode)    |     |
| Controller Transmit Switching Characteristics (Intel Mode)      | 14  |
| Controller Receive Switching Characteristics (Intel Mode)       |     |
| Controller Transmit Switching Characteristics (Fujitsu Mode)    |     |
| Controller Receive Switching Characteristics (Fujitsu Mode)     |     |
| Controller Transmit Switching Characteristics (National Mode)   |     |
| Controller Receive Switching Characteristics (National Mode)    | 16  |
| TP Transmit Switching Characteristics                           |     |
| TP Transmit Jabber Switching Characteristics                    |     |
| TP Transmit Signal Quality Error Test Switching Characteristics | 20  |
| TP Receive Switching Characteristics                            | 21  |
| TP Receive Link Integrity Switching Characteristics             | 21  |
| TP Collision Switching Characteristics                          |     |
| TP Full Duplex Switching Characteristics                        |     |
| AUI Transmit Switching Characteristics                          |     |
| AUI Receive Switching Characteristics                           |     |
| Functional Description                                          | 25  |
| Data Transmission                                               | 25  |
| Data Reception                                                  | 26  |
| Collision                                                       | 26  |
| Jabber                                                          | 26  |
| Full Duplex                                                     | 26  |
| Auto Port Selection                                             | 26  |
| Auto Polarity Selection                                         | 26  |
| Loop Back Mode                                                  | 26  |
| Applications                                                    | 27  |
| Selection of Crystal and External Components                    |     |
| PLL Filter Components                                           |     |
| 10BASE-T Filter and Transformer Choice                          |     |
| AUI Transformer Choice                                          |     |

**Table 1. Pin Function Descriptiont** 

| Pin(s)     | Symbol         | Туре          | Name/Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------|----------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CONTROLL   | ER INTERFA     | .CE           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1          | RENA           | O<br>TTL/CMO  | Receive Enable Output: Indication of the presence of network activity, synchronous to RCLK. In the standby mode, RENA is driven to the high impedance state.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2          | RX             | O<br>TTL/CMOS | Receive Data Output: Recovered data, synchronous to RCLK. Following a reset operation, 100 ms should be allowed before attempting to read data processed by the MC68160A, B and C. This delay is needed to insure that the receive phase locked loop is properly synchronized with incoming data. In the standby mode, RX is driven to the high impedance state.                                                                                                                                                                                                                          |
| 48         | TCLK           | O<br>TTL/CMOS | <b>Transmit Clock Output CMOS/TTL Output:</b> TCLK provides a symmetrical clock signal at 10 MHz for reference timing of data to be encoded. In the standby mode, TCLK is driven to the high impedance state.                                                                                                                                                                                                                                                                                                                                                                             |
| 49         | TENA           | I<br>TTL      | Transmit Enable Input: Input signal synchronous to TCLK which enables data transmission on the active port. An internal pull-down resistor is provided so that the input is low under no connect conditions. (This resistor is removed in the standby mode). If TENA is asserted at the conclusion of a reset operation, it must first be deasserted and then reasserted before data transmission can occur. In the standby mode, TENA is driven to the high impedance state.                                                                                                             |
| 50         | RCLK           | O<br>TTL/CMOS | Receive Clock Output: Recovered clock. In the standby mode, RCLK is driven to the high impedance state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 51         | CLSN           | O<br>TTL/CMOS | Collision Output: In the AUI mode, indicates the presence of signals at the ACX+ and ACX- terminals which meet threshold and pulse width requirements. In the TP mode, indicates simultaneous transmit and receive activity, a heartbeat (SQE Test) signal was generated, or the jabber timer has expired. In the standby mode, CLSN is driven to the high impedance state.                                                                                                                                                                                                               |
| 52         | TX             | I<br>TTL      | <b>Transmit Data Input:</b> Input signal synchronous to TCLK which provides NRZ serial data to be Manchester encoded. In the standby mode, TX is driven to the high impedance state.                                                                                                                                                                                                                                                                                                                                                                                                      |
| AUI INTERF | ACE            |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 21<br>22   | ACX-<br>ACX+   | I             | <b>AUI Differential Collision Inputs:</b> These inputs are connected to a pair of internally biased line receivers consisting of a carrier detect receiver with offset threshold and noise filtering to detect the line activity. Signals at ACX+/- have no effect on data path functions.                                                                                                                                                                                                                                                                                                |
| 23<br>24   | ARX-<br>ARX+   | I             | AUI Differential Receiver Inputs: These inputs are connected to a pair of internally biased line receivers consisting of a carrier detect receiver with offset threshold and noise filtering to detect the line activity, and a data receiver with no offset for Manchester Data reception.                                                                                                                                                                                                                                                                                               |
| 25<br>26   | ATX-<br>ATX+   | 0             | <b>AUI Differential Transmit Outputs :</b> This line pair is intended to operate into terminated transmission lines. For TX signals meeting setup and hold time to TCLK when TENA is previously asserted, Manchester encoded data is outputted at ATX+/ When operating into a 78 $\Omega$ terminated transmission line, signaling meets the required output levels and skew for IEEE-802.3 drop cables. When the 10BASE-T port is automatically or manually selected, the AUI outputs are driven to a low power standby state in which the outputs deliver a balanced high state voltage. |
| TWISTED P  | AIR INTERFA    | CE            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 31<br>32   | TPRX-<br>TPRX+ | I             | Twisted Pair Differential Receiver Inputs: These inputs are connected to a receiver with Smart Squelch capability which only allows differential receive data to pass as long as the input amplitude is greater than a minimum signal threshold level and a specific pulse sequence is received. This assures a good signal to noise ratio while the signal pair is active by preventing crosstalk and impulse noise conditions from activating the receive function.                                                                                                                     |
| 36<br>37   | TPTX-<br>TPTX+ | 0             | Twisted Pair Differential Transmitter Outputs: These lines have pre-distortion drive capability and are intended to drive terminated twisted pair transmission lines. When the AUI port is manually selected, the 10BASE-T outputs are driven to a low power standby state in which the outputs deliver a balanced high state voltage. However, when the AUI port is automatically selected, the 10BASE-T outputs remain active.                                                                                                                                                          |

 $\textbf{NOTE:} \quad \text{The sense of the controller interface pins will change, depending on the controller selected.}$ 

Table 1. Pin Function Description (continued)

| <b>D</b> : () | T                 |                          | ble 1. Pin Function Description (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------|-------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin(s)        | Symbol            | Туре                     | Name/Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OSCILLATO     | OR AND FREG       | UENCY MUL                | TIPLIER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 12            | MFILT             | С                        | <b>Frequency Multiplier Filter Connection Point:</b> An external resistor capacitor filter must be attached to this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 16            | X1                | I/C<br>CMOS              | Oscillator Inverter Input and Crystal Connection Point: When connected for crystal oscillator operation, the frequency of the clock which appears at TCLK is half that of the crystal oscillator. As an option, instead of connecting to a crystal, X1 may be driven from an external 20 MHz CMOS compatible clock generator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 17            | X2                | O/C<br>CMOS              | Oscillator Inverter Output and Crystal Connection Point: This pin is used only for the connection of an external crystal and capacitor. It must be left unconnected if X1 is driven by an external CMOS Clock generator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| MODE SEL      | ECT               |                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3<br>4<br>5   | CS0<br>CS1<br>CS2 | I<br>TTL                 | Mode Select: The logic states applied to these pins select the appropriate interface for the desired IEEE-802.3 controller or enable the standby mode. When the standby mode is selected, the MC68160A power supply current is greatly reduced. Additionally, in the standby mode, all of the controller inputs and outputs are driven to the high impedance state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6             | LOOP              | IπL                      | Diagnostic Loopback: Asserting this function causes serial NRZ data at the TX input to be Manchester encoded and then looped back through the Manchester decoder, appearing at the RX output. This diagnostic loopback function operates independent of Twisted Pair (TP) or Access Unit Interface (AUI) port connectivity or activity. Neither the TP port nor the AUI port transmits data from the controller while diagnostic loopback is selected. Likewise, the controller interface receives data neither from the TP nor the AUI receivers while in this mode. The polarity fault detection and link integrity functions are not inhibited by the diagnostic loopback mode. If otherwise enabled, they continue to function. If the twisted pair port is selected, and TPSQEL is driven to the low logic state, a collision detect pulse is delivered following each transmission to simulate the twisted pair SQE test. |
| 9             | APORT             | I<br>TTL                 | Automatic Port Selection Enable: When high, MC68160A will automatically select the TP or AUI port based on the presence or absence of valid link beats or frames at the TP receive input. If the AUI port is automatically selected, the MC68160A will continue to produce link pulses for the TP port. Changing ports requires approximately 1.0 ms to allow the circuitry for the new port to resume normal operation. The power consumption is minimized in the circuitry associated with the unselected port.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 27            | TPSQEL            | Ι<br>πι                  | Twisted Pair Signal Quality Error Test Enable: Forcing this pin low enables testing of the internal TP collision detect circuitry after each transmit operation to the TP media. This function provides a simulated collision to as much of the MC68160A collision detect circuitry as possible without affecting the attached twisted pair channel. A normal SQE test results in a high logic state at the CLSN controller interface pin which begins 6 to 16-bit times after the last transition of a transmitted signal and continues for 5 to 15-bit times. (When the AUI port is selected, SQE test signals are generated by the coaxial cable transceiver and delivered to the controller via the MC68160A ACX+/- receive inputs)                                                                                                                                                                                         |
| 28            | TPFULDL           | Ι<br>ΠL                  | Twisted Pair Full Duplex Mode Select: Forcing this pin low allows simultaneous transmit and receive operation on the twisted pair port without an indicated collision. This pin is not to be asserted with LOOP as a test mode is enabled that disrupts normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 29            | TPAPCE            | I<br>TTL                 | Twisted Pair Automatic Polarity Correction Enable: When TPAPCE is high, automatic polarity correction is enabled, and MC68160A will internally correct for a polarity fault on the receive circuit. Additionally, when TPAPCE is high, the presence of a polarity fault is indicated on TPPLR.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 46            | TPEN              | I/O<br>TTL<br>(TTL/CMOS) | Twisted Pair Port Enable: If APORT is low, TPEN is an input which determines whether the AUI port (TPEN low) or TP port (TPEN high) will be manually selected. If the AUI port is manually selected, the MC68160A will not produce link pulses for the TP port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|               |                   |                          | If APORT is high, TPEN is an output which will indicate which port has been automatically selected by driving TPEN low (for AUI) or high (for TP). In its output mode TPEN can sink 10 mA in the low output state and source 10 mA in the high output state. (See Pin 9 Description.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|               |                   |                          | Changing ports requires approximately 1.0 ms to allow the circuitry for the new port to resume normal operation. The power consumption is minimized in the circuitry associated with the unselected port. In the standby mode, this pin is driven to the high impedance state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

**Table 1. Pin Function Description (continued)** 

| Pin(s)     | Symbol  | Туре          | Name/Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------|---------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STATUS INI | DICATOR |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 40         | TXLED   | O<br>TTL/CMOS | Transmit Status LED Driver Output: This pin indicates the transmit status of the currently selected TP or AUI port. When there is no transmit activity detected, an internal pull-up takes this pin to its normal off (high) state. When transmit activity is detected, the LED driver turns on. In its on state, TXLED flashes the LED by driving low at approximately 10 Hz at a 50% duty cycle. In the standby mode, this output is driven to the high impedance state.                                                                                                            |
| 41         | RXLED   | O<br>TTL/CMOS | Receive Status LED Driver Output: This pin indicates the receive status of the currently selected TP or AUI port. When there is no receive activity detected, an internal pull-up takes this pin to its normal off (high) state. When receive activity is detected, the LED driver turns on. In its on state, RXLED flashes the LED by driving low at approximately 10 Hz at a 50% duty cycle. In the standby mode, this output is driven to the high impedance state.                                                                                                                |
| 42         | CLLED   | O<br>TTL/CMOS | Collision Status LED Driver Output: This pin indicates the collision status of the currently selected TP or AUI port. When there is no collision activity detected, an internal pull-up takes this pin to its normal off (high) state. When collision activity is detected, the LED driver turns on. In its on state, CLLED flashes the LED by driving low at approximately 10 Hz at a 50% duty cycle. In the standby mode, this output is driven to the high impedance state.                                                                                                        |
| 43         | TPLIL   | O<br>TTL/CMOS | Twisted Pair Link Integrity Output: This output is driven to the low output state to indicate good link integrity on the TP port during TP mode. It is deasserted (high) when link integrity fails in TP mode. The TPLIL output is driven to the high impedance state when the AUI port is selected. In the standby mode, this output is also driven to the high impedance state.                                                                                                                                                                                                     |
| 44         | TPPLR   | O<br>TTL/CMOS | Twisted Pair Polarity Error Output: If TPAPCE is high and the wires connected to the Twisted Pair Receiver Inputs (TPRX+, TPRX-) are reversed, TPPLR will be driven to the low logic state to indicate the fault. TPPLR remains low when the MC68160A, AB and AC has automatically corrected for the reversed wires. If the twisted pair link integrity tests fail, this output will be driven to the high logic state. When the AUI mode is selected this output is driven to the high impedance state. In the standby mode, this output is also driven to the high impedance state. |
| 45         | TPJABB  | O<br>TTL/CMOS | <b>Twisted Pair Jabber Output:</b> This pin is driven high to indicate a jabber condition at the TPTX+/- outputs. (Jabber condition also causes CLLED to be driven alternately to the high and low output levels). TPJABB is driven to the low output state when no jabber condition is present. When the AUI mode is selected this output is driven to the high impedance state. In the standby mode, this output is also driven to the high impedance state.                                                                                                                        |

#### POWER SUPPLY AND GROUND

| 10                   | VDDDIV                               | Frequency Divider Supply Pin                         |
|----------------------|--------------------------------------|------------------------------------------------------|
| 11<br>13             | VDDFM<br>GNDFM                       | Frequency Multiplier Supply and Ground Pins          |
| 14<br>15             | GNDVCO<br>VDDVCO                     | Voltage Controlled Oscillator Ground and Supply Pins |
| 20                   | GNDSUB                               | Substrate Ground Pin                                 |
| 7<br>8<br>18<br>19   | VDDDIG<br>GNDDIG<br>VDDDIG<br>GNDDIG | Digital Supply and Ground Pins                       |
| 30<br>33             | VDDANA<br>GNDANA                     | Analog Supply and Ground Pins                        |
| 34<br>35<br>38<br>39 | GNDPWR<br>VDDPWR<br>VDDPWR<br>GNDPWR | Power Supply and Ground Pins                         |
| 47                   | GNDCTL                               | Controller Interface Ground Pin                      |

NOTE: Power and ground pins are not connected internally. Failure to connect externally may cause malfunction or damage to the IC.

**Table 2. Controller Interface Selection** 

| Motorola<br>Transceiver<br>MC68160A<br>(EEST™) | Motorola<br>Controller <sup>2</sup><br>MC68360<br>(QUICC™) |             | Intel <sup>4</sup><br>Controllers<br>82586, 82590,<br>82593, 82596 |             | Fujitsu <sup>4</sup><br>Controllers<br>86950 (Etherstar™)<br>86960 (NICE™) |             | Natio<br>Contr<br>8390, 8<br>83932B ( | ollers<br>3C690, |
|------------------------------------------------|------------------------------------------------------------|-------------|--------------------------------------------------------------------|-------------|----------------------------------------------------------------------------|-------------|---------------------------------------|------------------|
| CS0<br>CS1<br>CS2                              | 1                                                          | 1<br>1<br>0 |                                                                    | 0<br>1<br>0 |                                                                            | 1<br>0<br>0 |                                       | )<br>)<br>)      |
| Pin                                            | Pin                                                        | Sense       | Pin                                                                | Sense       | Pin                                                                        | Sense       | Pin                                   | Sense            |
| TCLK                                           | TCLK                                                       | High        | TXC                                                                | Low         | TCKN                                                                       | Low         | TXC                                   | High             |
| TX                                             | TX                                                         | High        | TXD                                                                | High        | TXD                                                                        | High        | TXD                                   | High             |
| TENA                                           | TENA                                                       | High        | RTS                                                                | Low         | TEN                                                                        | High        | TXE                                   | High             |
| RCLK                                           | RCLK                                                       | High        | RXC                                                                | Low         | RCN                                                                        | Low         | RXC                                   | High             |
| RX                                             | RX                                                         | High        | RXD                                                                | High        | RXD                                                                        | High        | RXD                                   | High             |
| RENA                                           | RENA                                                       | High        | CRS                                                                | Low         | XCD                                                                        | High        | CRS                                   | High             |
| CLSN                                           | CLSN                                                       | High        | CDT                                                                | Low         | XCOL                                                                       | Low         | COL                                   | High             |
| LOOP1                                          | N.A.                                                       | High        | LPBK                                                               | Low         | LBC                                                                        | High        | LPBK                                  | High             |

NOTES: 1. Although LOOP input is not ordinarily classifed as a controller pin, it is included in this table because its sense varies according to the controller used.

- 2. The Motorola controller interface contained in the MC68360 (QUICC™) is compatible with the AMD 7990 (LANCE™) and 79C900 (ILACC™) controllers.
- 3. The pin sense is shown from the perspective of the identified controller pin.
- 4. Supported only by MC68160A.

**Table 3. Controller Independent Mode Selection** 

| Pin | Standby Mode | Reserved | Reserved | Reserved |
|-----|--------------|----------|----------|----------|
| CS0 | 1            | 0        | 1        | 0        |
| CS1 | 1            | 1        | 0        | 0        |
| CS2 | 1            | 1        | 1        | 1        |

NOTE: In standby mode, the MC68160A consumes less power supply current than in any other mode. Additionally, in the standby mode, all of the controller inputs and outputs are driven to the high impedance state. When the standby mode is deasserted, an internal reset pulse of approximately 6.0 μs duration is generated.

Following a period of operation in the standby mode, the time required to insure stable data reception is approximately 100 ms.

Figure 2. Applications Block Diagram



#### **ELECTRICAL CHARACTERISTICS**

#### **MAXIMUM RATINGS**

| Characteristic                                                                                                                | Symbol                               | Min            | Max                          | Unit |
|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------|------------------------------|------|
| Storage Temperature Range                                                                                                     | T <sub>stg</sub>                     | - 65           | 150                          | °C   |
| Power Supply Voltage Range<br>Analog<br>Digital                                                                               | V <sub>DDA</sub><br>V <sub>DDD</sub> | -              | 7.0<br>7.0                   | ٧    |
| Voltage on any TTL compatible input pin with respect to Ground Voltage on TPRX, ARX, or ACX input pins with respect to Ground | V                                    | - 0.5<br>- 0.5 | V <sub>DD</sub> + 0.5<br>6.0 | >    |
| Differential Voltage on TPRX, ARX, or ACX Input<br>Pins                                                                       | V <sub>DIFF</sub>                    | - 6.0          | 6.0                          | V    |

NOTE: Stresses in excess of the Absolute Maximum Ratings can cause permanent damage to the device. Functional operation of the device is not implied at these or any other conditions in excess of those indicated in the operation sections of this data sheet. Exposure to Absolute Maximum Ratings conditions for extended periods can adversely affect device reliability.

#### RECOMMENDED OPERATING CONDITIONS

| Characteristic                                                | Symbol           | Min  | Max  | Unit |
|---------------------------------------------------------------|------------------|------|------|------|
| Power Supply Voltage Range                                    | $V_{DD}$         | 4.75 | 5.25 | V    |
| Power Supply Ripple (20 kHz to 100 kHz)                       | -                | -    | 50   | mV   |
| Power Supply Impulse Noise (Either Polarity)                  | -                | -    | 100  | mV   |
| Ambient Operating Temperature Range                           | T <sub>A</sub>   | 0    | 70   | °C   |
| ARX/ACX Input Differential Rise and Fall Time (see Figure 39) | t <sub>260</sub> | 2.0  | 10   | ns   |
| ARX Pair Idle Time after Transmission (see Figure 39)         | t <sub>265</sub> | 8.0  | -    | μs   |

#### **ESD**

Although protection circuitry has been designed into this device, proper precautions should be taken to avoid exposure to electrostatic discharge (ESD) during handling and mounting. Motorola employs a Human Body Model (HBM) and a Charged Device Model (CDM) for ESD-susceptibility testing and protection design evaluation. ESD has been adopted for the CDM, however, a standard HBM (resistance = 1500  $\Omega$  capacitance - 100 pF) is widely used and, therefore, can be used for comparison purposes. The HBM ESD threshold presented here was obtained by using the circuit parameters contained in this specification. ESD threshold voltage is designed to 700 V Human Body Model.

### **DC ELECTRICAL CHARACTERISTICS** (Unless otherwise noted, minimum and maximum limits apply over the recommended ambient operating temperature and power supply voltage ranges.)

| Characteristic                  | Symbol          | Test Conditions   | Min    | Тур      | Max        | Unit |
|---------------------------------|-----------------|-------------------|--------|----------|------------|------|
| POWER SUPPLY                    |                 |                   |        |          |            |      |
| Undervoltage Shutdown Threshold | -               | -                 | -      | -        | 4.4        | ٧    |
| Power Supply Current            | I <sub>DD</sub> | -<br>Standby Mode | -<br>- | 145<br>- | 200<br>5.0 | mA   |

DC ELECTRICAL CHARACTERISTICS ( $T_A = 25^{\circ}C$ ,  $V_{CC} = 5.0 \text{ V} \pm 5\%$ . Unless otherwise noted, minimum and maximum limits apply over the recommended ambient operating temperature and power supply voltage ranges for each MC68160A except where noted.)

| Characteristic                                                                                                          | Symbol                                           | Test Conditions                                                                    | Min               | Max                 | Unit     |
|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------|-------------------|---------------------|----------|
| TTL COMPATIBLE INPUTS                                                                                                   |                                                  |                                                                                    |                   |                     |          |
| TTL Compatible Input Voltage<br>Low State<br>High State                                                                 | V <sub>IL</sub> (TTL)<br>V <sub>IH</sub> (TTL)   | -                                                                                  | -<br>2.0          | 0.8                 | V        |
| Input Current TTL Compatible Input Pins (Note 1) Input Current TENA TTL Compatible Input Pin: with Pull - Down Resistor |                                                  | 0 V < V <sub>I</sub> < V <sub>DD</sub>                                             | -                 | ±10                 | μА       |
| I <sub>IH</sub><br>I <sub>IL</sub><br>with Pull-Down Resistor removed in Standby Mode                                   |                                                  |                                                                                    | -<br>-<br>-       | +200<br>- 20<br>±10 |          |
| CMOS COMPATIBLE INPUTS                                                                                                  |                                                  |                                                                                    | 1                 |                     | <u> </u> |
| CMOS Compatible Input Voltage<br>Low State<br>High State                                                                | V <sub>IL</sub> (CMOS)<br>V <sub>IH</sub> (CMOS) | -                                                                                  | 3.0               | 1.0                 | V        |
| Input Current (Pin X1)                                                                                                  | I <sub>IH</sub> & I <sub>IL</sub>                | 0 V < V <sub>I</sub> < V <sub>DD</sub>                                             | -                 | ±100                | μΑ       |
| TTL/CMOS COMPATIBLE OUTPUTS                                                                                             |                                                  |                                                                                    | 1                 | •                   |          |
| TTL/CMOS Compatible Output Voltage<br>Low State (Note 2)<br>Low State (Note 3)                                          | V <sub>OL</sub>                                  | I <sub>OL</sub> = 4.0 mA<br>I <sub>OL</sub> = 10 mA                                |                   | 0.45<br>0.45        | V        |
| TTL/CMOS Compatible Output Voltage High State (Note 4) High State (Note 5) High State (Note 2)                          | V <sub>OH</sub>                                  | I <sub>OH</sub> = -500 μA<br>I <sub>OH</sub> = -10 mA<br>I <sub>OH</sub> = -4.0 mA | 3.9<br>3.9<br>2.4 | -<br>-<br>-         | V        |
| Three State Output Leakage Current                                                                                      | I <sub>OZ</sub>                                  | $0 \text{ V} \leq \text{V}_{OZ} \leq \text{V}_{DD}$                                | -                 | ±10                 | μΑ       |
|                                                                                                                         | T                                                | T                                                                                  | Т                 | T                   |          |
| Characteristic                                                                                                          | Symbol                                           | Test Conditions                                                                    | Min               | Max                 | Unit     |
| TWISTED PAIR RECEIVER INPUTS                                                                                            | 1                                                | T                                                                                  | 1                 |                     | T        |
| Input Voltage Range (DC + AC)                                                                                           | V <sub>ITP</sub>                                 | -                                                                                  | 1.5               | 4.3                 | V        |
| Differential Input Squelch Threshold Voltage                                                                            | V <sub>ITPSQ</sub>                               | Note 10                                                                            | 270               | 390                 | mV       |
| Common Mode Bias Generator Voltage                                                                                      | V <sub>BCMTP</sub>                               | Note 9                                                                             | 1.8               | 3.2                 | V        |
| Common Mode Input Resistance                                                                                            | R <sub>CMTP</sub>                                | -                                                                                  | 1000              | -                   | Ω        |
| Differential Input Resistance                                                                                           | R <sub>DIFFTP</sub>                              | -                                                                                  | 2.5               | -                   | kΩ       |
| TWISTED PAIR TRANSMITTER OUTPUTS                                                                                        | _                                                | T                                                                                  | _                 |                     |          |
| Differential Output Voltage<br>Pre-Emphasis Level<br>Signal Level                                                       | V <sub>ODFTPP</sub><br>V <sub>ODFTPS</sub>       | Note 7                                                                             | ±2.2<br>±1.56     | ±2.8<br>±1.98       | V        |
| Common Mode Output Voltage Range                                                                                        | V <sub>OCMTP</sub>                               | Note 6                                                                             | 0                 | 4.0                 | V        |
|                                                                                                                         |                                                  |                                                                                    |                   |                     |          |

 $I_{OH} = -100 \,\mu A$ 

NOTES: 1. APORT, TPAPCE, CS0, CS1, CS2, TX, LOOP, TPFULDL, TPSQEL and TPEN (In Input Mode).

2. TCLK, RX, RCLK, RENA and CLSN.

Common Mode Output Voltage in Standby Mode

- 3. TPPLR, TPLIL, TPJABB, TXLED, RXLED, CLLED and TPEN (In Output Mode).
- 4. TPPLR, TPLIL, CLLED, TXLED and RXLED. 5. TPJABB and TPEN (In Output Mode).

- 6. Measured with Test Load B1 (shown in Figure 3), applied directly to the TPTX+/- pins of the device.

  7. Measured differentially with Test Load B2 (shown in Figure 4), applied directly to the TPTX+/- pins of the device.

  8. Measured directly on the TPTX+/- pins of the device.

  9. Measured with Test Load B3 (shown in Figure 5), applied directly to the TPRX+/- pins of the device.

  10. The Common Mode Input Voltage is between 1.8 V and 3.2 V.

 $V_{OCMTPSB}$ 

 $V_{\underline{D}\underline{D}}$ 

V<sub>DD</sub> - 1.0

 $\textbf{DC ELECTRICAL CHARACTERISTICS (continued)} \ (T_{A} = 25^{\circ}C, \ V_{CC} = 5.0 \ V \pm 5\%. \ Unless otherwise noted, \ minimum \ and \ maximum \ and \ an$ limits apply over the recommended ambient operating temperature and power supply voltage ranges for each MC68160A except where noted.)

| 117                                                             | , ,                                        | 117 0 0          |            | •           | ,       |
|-----------------------------------------------------------------|--------------------------------------------|------------------|------------|-------------|---------|
| Characteristic                                                  | Symbol                                     | Test Conditions  | Min        | Max         | Unit    |
| TWISTED PAIR TRANSMITTER OUTPUTS                                |                                            |                  |            |             |         |
| Differential Output Voltage<br>IDLE Mode<br>Open Circuit        | V <sub>ODFTPI</sub><br>V <sub>ODFTPO</sub> | Note 6<br>Note 8 |            | ±50<br>5.25 | mV<br>V |
| Differential Output Impedance<br>TRANSMISSION Mode<br>IDLE Mode | R <sub>ODFTPT</sub><br>R <sub>ODFTPI</sub> | Note 8           | 12<br>8.0  | 28<br>29    | Ω       |
| Common Mode Output Impedance<br>TRANSMISSION Mode<br>IDLE Mode  | R <sub>OCMTPT</sub><br>R <sub>OCMTPI</sub> | Note 8           | 3.0<br>1.0 | 7.0<br>10   | Ω       |

NOTES: 1. APORT, TPAPCE, CS0, CS1, CS2, TX, LOOP, TPFULDL, TPSQEL and TPEN (In Input Mode).

- 2. TCLK, RX, RCLK, RENA and CLSN.

- TPPLR, TPLIL, TPJABB, TXLED, RXLED, CLLED and TPEN (In Output Mode).
   TPPLR, TPLIL, CLLED, TXLED and RXLED.
   TPJABB and TPEN (In Output Mode).
   Measured with Test Load B1 (shown in Figure 3), applied directly to the TPTX+/- pins of the device.
   Measured differentially with Test Load B2 (shown in Figure 4), applied directly to the TPTX+/- pins of the device.
- 8. Measured directly on the TPTX+/- pins of the device.
- 9. Measured with Test Load B3 (shown in Figure 5), applied directly to the TPRX+/- pins of the device.
- 10. The Common Mode Input Voltage is between 1.8 V and 3.2 V.

#### DC ELECTRICAL CHARACTERISTICS (Unless otherwise noted, minimum and maximum limits apply over the recommended ambient operating temperature and power supply voltage ranges.)

| Characteristic                                                         | Symbol                                                         | Test Conditions                                                           | Min                                 | Max                                 | Unit |
|------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------|-------------------------------------|------|
| AUI RECEIVER INPUTS                                                    |                                                                |                                                                           |                                     |                                     |      |
| Input Voltage Range (DC + AC)                                          | V <sub>IA</sub>                                                | -                                                                         | 1.0                                 | 4.2                                 | ٧    |
| Differential Mode Input Voltage Range                                  | V <sub>IDFA</sub>                                              | -                                                                         | ±318                                | ±1315                               | mV   |
| Differential Input Squelch Threshold Voltage                           | V <sub>IASQ</sub>                                              | -                                                                         | - 275                               | -175                                | mV   |
| Common Mode Input Resistance                                           | R <sub>ICMA</sub>                                              | 1.0 V < V <sub>ICMA</sub> < 4.2 V                                         | 1.5                                 | -                                   | kΩ   |
| Differential Input Resistance (ARX, ACX Inputs)                        | R <sub>IDFA</sub>                                              | 1.0 V < V <sub>ICMA</sub> < 4.2 V<br>318 mV < V <sub>IDMA</sub> < 1315 mV | 5.0                                 | -                                   | kΩ   |
| AUI TRANSMITTER OUTPUTS                                                |                                                                |                                                                           |                                     |                                     |      |
| Common Mode Output Voltage<br>IDLE Mode<br>ACTIVE Mode<br>STANDBY Mode | V <sub>OCMIA</sub><br>V <sub>OCMAA</sub><br>V <sub>OCMSA</sub> | Figure 6<br>I <sub>O</sub> = -100 μA                                      | 1.0<br>1.0<br>V <sub>DD</sub> - 2.0 | 4.2<br>4.2<br>V <sub>DD</sub> - 1.2 | V    |
| Differential Output Voltage<br>IDLE Mode<br>ACTIVE Mode                | V <sub>ODFIA</sub><br>V <sub>ODFAA</sub>                       | Figure 6                                                                  | -<br>±600                           | ±40<br>±1315                        | mV   |
| Differential Output Load Current<br>IDLE Mode                          | I <sub>ODFIA</sub>                                             | Figure 7                                                                  | -                                   | ±4.0                                | mA   |
| Output Short Circuit Current                                           | I <sub>ODSA</sub>                                              | Output Short Circuited to V <sub>DD</sub> or GND                          | -                                   | ±150                                | mA   |

Figure 3. Test Load B1



Figure 4. Test Load B2



Figure 5. Test Load B3



**NOTE:** A total of 50  $\Omega$  per driver output is required for proper series line termination. This is realized with the 39  $\Omega$  external resistors shown in Figures 3, 4 and 5, together with the internal driver output resistance.

Figure 6. AUI Common Mode Termination



Figure 7. AUI Differential Output Short Circuit Current



AC ELECTRICAL CHARACTERISTICS (Unless otherwise noted, minimum and maximum limits apply over the recommended temperature and power supply voltage ranges.)

| Characteristic                                                                | Symbol                                                                   | Min                 | Max                    | Unit     |
|-------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------|------------------------|----------|
| EXTERNAL CLOCK INPUT (X1)                                                     | •                                                                        | •                   | •                      |          |
| Cycle Time (Note 1) (See Figure 8) Fall Time                                  | t <sub>1</sub><br>t <sub>2</sub>                                         | 49.995<br>-         | 50.005<br>5.0          | ns       |
| Rise Time<br>Low Time<br>High Time                                            | t <sub>3</sub><br>t <sub>4</sub><br>t <sub>5</sub>                       | 20<br>20            | 5.0<br>30<br>30        |          |
| RECEIVE PHASE-LOCKED-LOOP SWITCHING                                           |                                                                          | <u> </u>            | 1                      | <u> </u> |
| Stabilization Time                                                            | t <sub>7</sub>                                                           | -                   | 100                    | ms       |
| CONTROLLER TRANSMIT SWITCHING (MOTOROLA MODE)                                 | <u>.</u>                                                                 |                     |                        |          |
| TCLK Cycle Time TCLK High Time TCLK Low Time TCLK Rise and Fall Time          | t <sub>10</sub><br>t <sub>11</sub><br>t <sub>12</sub><br>t <sub>13</sub> | 99<br>45<br>45<br>- | 101<br>55<br>55<br>8.0 | ns       |
| TX Setup Time to TCLK ↑ TX Hold Time to TCLK ↑                                | t <sub>14</sub><br>t <sub>15</sub>                                       | 20<br>0             |                        | ns       |
| TENA Setup Time to TCLK ↑ TENA Hold Time to TCLK ↑                            | t <sub>16</sub><br>t <sub>17</sub>                                       | 20<br>0             |                        | ns       |
| CONTROLLER RECEIVE SWITCHING                                                  | •                                                                        | •                   | · ·                    | 1        |
| RCLK Cycle Time<br>RCLK High Time<br>RCLK Low Time<br>RCLK Rise and Fall Time | †20<br>†21<br>†22<br>†23                                                 | 90<br>42<br>47<br>- | -<br>-<br>55<br>8.0    | ns       |
| RX Hold Time from RCLK ↑ RX Set-Up Time to RCLK ↑                             | t <sub>24</sub><br>t <sub>24.1</sub>                                     | 10<br>70            |                        | ns       |
| RCLK Delay from RENA ↑ RX Delay from RENA ↑                                   | t <sub>25</sub><br>t <sub>26</sub>                                       | -                   | 650<br>600             | ns       |
| RENA Deassertion Delay from RCLK ↑ (See Figure 12)                            | t <sub>27</sub>                                                          | 10                  | 30                     | ns       |

NOTES: 1. To meet IEEE-802.3 specifications.
2. Load on specified output is 20 pF to ground, unless otherwise noted.
3. ↑= Rising Edge

Figure 8. X1 Input Voltage Levels for Timing Measurements



Figure 9. Receive Phase-Locked-Loop Switching



NOTE: CS0 • CS1 • CS2 is the logical AND operation and refers to the pins not at Logic 1.

Figure 10. Transmit Timing (Motorola Mode)



Figure 11. Receive Timing (Motorola Start of Frame)



RENA RX Last Bit

Figure 12. Receive Timing (Motorola End of Frame)

#### CONTROLLER TRANSMIT SWITCHING (Intel Mode - Support by MC68160A Only)

| Characteristic                                                       | Symbol                                                | Min           | Max             | Unit |
|----------------------------------------------------------------------|-------------------------------------------------------|---------------|-----------------|------|
| TXC Cycle Time TXC High and Low Time TXC Rise and Fall Time          | t <sub>40</sub><br>t <sub>41</sub><br>t <sub>42</sub> | 99<br>40<br>- | 101<br>-<br>5.0 | ns   |
| TXD Setup Time to TXC $\downarrow$ TXD Hold Time to TXC $\downarrow$ | t <sub>43</sub><br>t <sub>44</sub>                    | 20<br>0       | -               | ns   |
|                                                                      | t <sub>45</sub><br>t <sub>46</sub>                    | 20<br>0       | -               | ns   |

#### **CONTROLLER RECEIVE SWITCHING**

| RXC Cycle Time RXC High Time RXC Low Time RXC Rise and Fall Time                                                                                                             | t <sub>80</sub><br>t <sub>81</sub><br>t <sub>82</sub><br>t <sub>83</sub> | 90<br>45<br>40<br>- | -<br>55<br>-<br>5.0 | ns |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------|---------------------|----|
| RXD Hold Time from $\overline{\text{RXC}}\downarrow$ RXD Set-Up Time to $\overline{\text{RXC}}\downarrow$ $\overline{\text{CRS}}$ Delay from $\overline{\text{RXC}}\uparrow$ | t <sub>85</sub><br><sup>t</sup> 85.1<br>t <sub>86</sub>                  | 50<br>35<br>12      | -<br>-<br>30        | ns |

Load on specified output is 20 pF to ground, unless otherwise noted.  $\uparrow$  = Rising Edge  $\downarrow$  = Falling Edge

Figure 13. Transmit Timing (Intel)



CRS 1.5V t<sub>86</sub> t<sub>85</sub>

Figure 14. Receive Timing (Intel)

#### CONTROLLER TRANSMIT SWITCHING (Fujitsu Mode - Supported by MC68160A Only)

| Characteristic                                                         | Symbol                                                | Min           | Max              | Unit |
|------------------------------------------------------------------------|-------------------------------------------------------|---------------|------------------|------|
| TCKN Cycle Time<br>TCKN High and Low Time<br>TCKN Rise and Fall Time   | t <sub>90</sub><br>t <sub>91</sub><br>t <sub>92</sub> | 99<br>45<br>- | 101<br>55<br>8.0 | ns   |
| TXD Setup Time to TCKN $\downarrow$ TXD Hold Time to TCKN $\downarrow$ | t <sub>93</sub><br>t <sub>94</sub>                    | 20<br>0       | -                | ns   |
| TEN Setup Time to TCKN $\downarrow$ TEN Hold Time to TCKN $\downarrow$ | t <sub>95</sub><br>t <sub>96</sub>                    | 20<br>0       | -                | ns   |

#### CONTROLLER RECEIVE SWITCHING

RXD

| RCKN Cycle Time RCKN High Time RCKN Low Time RCKN Rise and Fall Time   | t <sub>100</sub><br>t <sub>101</sub><br>t <sub>102</sub><br>t <sub>103</sub> | 90<br>40<br>45<br>- | -<br>-<br>55<br>8.0 | ns |
|------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------|---------------------|----|
| RXD Hold Time from RCKN ↓ RXD Set-Up Time RCLK ↓ RCKN Delay from XCD ↑ | t <sub>104</sub><br>t <sub>104.1</sub><br>t <sub>105</sub>                   | 50<br>35<br>-       | -<br>-<br>600       | ns |
| XCD Deassertion Delay from RCKN ↑ (See Figure 17)                      | t <sub>106</sub>                                                             | 0                   | -                   | ns |

NOTE: Load on specified output is 20 pF to ground, unless otherwise noted.  $\uparrow$  = Rising Edge  $\downarrow$  = Falling Edge

Figure 15. Transmit Timing (Fujitsu)





Figure 16. Receive Timing (Fujitsu Start of Frame)

Figure 17. Receive Timing (Fujitsu End of Frame)



CONTROLLER TRANSMIT SWITCHING (National Mode - Supported by MC68160A Only)

| Characteristic                                              | Symbol                                                   | Min           | Max              | Unit |
|-------------------------------------------------------------|----------------------------------------------------------|---------------|------------------|------|
| TXC Cycle Time TXC High and Low Time TXC Rise and Fall Time | t <sub>110</sub><br>t <sub>111</sub><br>t <sub>112</sub> | 99<br>45<br>- | 101<br>55<br>8.0 | ns   |
| TXD Setup Time to TXC ↑ TXD Hold Time to TXC ↑              | t <sub>113</sub><br>t <sub>114</sub>                     | 20<br>0       | -                | ns   |
| TXE Setup Time to TXC ↑ TXE Hold Time to TXC ↑              | t <sub>115</sub><br>t <sub>116</sub>                     | 20<br>0       |                  | ns   |

#### **CONTROLLER RECEIVE SWITCHING**

| RXC Cycle Time<br>RXC Low Time<br>RXC High Time<br>RXC Rise and Fall Time | t <sub>120</sub><br>t <sub>121</sub><br>t <sub>122</sub><br>t <sub>123</sub> | 90<br>40<br>40<br>- | -<br>-<br>60<br>8.0 | ns     |
|---------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------|---------------------|--------|
| RXD Hold Time from RXC ↑ RXD Set-Up Time from RXC ↑ RXC Delay from CRS ↑  | t <sub>124</sub><br>t <sub>124.1</sub><br>t <sub>125</sub>                   | 50<br>35<br>-       | -<br>-<br>600       | ns     |
| CRS Deassertion Delay from RXC ↓                                          | t <sub>126</sub>                                                             | 0                   | 15                  | ns     |
| RXC continuing beyond CRS ↓                                               | t <sub>127</sub>                                                             | 5.0                 | -                   | cycles |

NOTE: Load on specified output is 20 pF to ground, unless otherwise noted.

↑ = Rising Edge

↓ = Falling Edge

Figure 18. Transmit Timing (National)



Figure 19. Receive Timing (National)



#### **TP TRANSMIT SWITCHING**

| Characteristic                                                                                                                                                                                        | Symbol                                                                       | Min                      | Тур              | Max                      | Unit                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------|------------------|--------------------------|----------------------|
| TPTX Common Mode AC Output Voltage (Note 3)                                                                                                                                                           | V <sub>OCMTP</sub>                                                           | -                        | -                | 50                       | mVrms                |
| TX to TPTX Steady State Propagation Delay (Note 2) (See Figure 24) Bit Duration Center-to-Center Half-Bit Cell Duration Center-to-Boundary                                                            | t <sub>130</sub> t <sub>131</sub> t <sub>132</sub>                           | -<br>98<br>48            | -<br>-<br>-      | 200<br>102<br>52         | ns                   |
| TENA Assert to RENA Assert Delay (Note 7) (See Figure 24)                                                                                                                                             | t <sub>133</sub>                                                             | -                        | -                | 400                      | ns                   |
| Internal Loopback Delay from TX to RX (Note 7) (See Figure 24)                                                                                                                                        | t <sub>134</sub>                                                             | -                        | -                | 650                      | ns                   |
| TPTX End of Packet Hold Time from last positive TPTX Signal Edge to +585 mV Differential Output Level (Note 5) (See Figure 25)                                                                        | t <sub>135</sub>                                                             | 250                      | -                | 400                      | ns                   |
| TPTX Precompensation Pulse Width (Notes 2 and 6) (See Figure 25)                                                                                                                                      | t <sub>136</sub>                                                             | -                        | 45-58            | -                        | ns                   |
| RENA Deassert Delay from TENA Deassert when Receiver is inactive<br>Motorola Mode<br>Fujitsu Mode<br>National Mode<br>Intel Mode (Note 4) (See Figure 26)                                             | t <sub>137</sub><br>t <sub>137</sub><br>t <sub>137</sub><br>t <sub>138</sub> | 250<br>250<br>250<br>250 | -<br>-<br>-      | 450<br>450<br>450<br>450 | ns                   |
| TPTX Data-to-Link Test Pulse (Note 2) (See Figure 27) TPTX Link Test Pulse Width (Note 2) TPTX Link Test Pulse Decay-to-Idle Condition (Note 1) TPTX Link Test Pulse to next Link Test Pulse (Note 2) | t <sub>139</sub><br>t <sub>140</sub><br>t <sub>141</sub><br>t <sub>142</sub> | 8.0<br>80<br>80<br>8.0   | -<br>-<br>-<br>- | 24<br>240<br>240<br>24   | ms<br>ns<br>ns<br>ms |

- NOTES: 1. Measured differentially across the output of Test Load A which is connected directly to the TPTX+/- pins of the device.

  2. Measured differentially across the output of Test Load D shown in Figure 23 which is connected directly to the TPTX+/- pins of the device.

  - 3. Measured across the output of Test Load C which is connected directly to the TPTX+/- pins of the device.

  - Same as t<sub>137</sub> except the logic states for TENA and RENA are inverted.
     Measured across the output of Test Load B shown in Figure 21.
     Measured at the +/-90% points of the precompensation voltage feature of the waveform. (The 0% reference is 0 V differential.)
  - 7. Load on specified output is 20 pF to ground.

Figure 20. Test Load A



Figure 21. Test Load B



Figure 22. Test Load C



Figure 23. Test Load D



NOTE: A total of 50  $\Omega$  per driver output is required for proper series line termination. This is realized with the 39  $\Omega$  external resistors shown in Figures 20 to 23, together with the internal driver output resistance.

Figure 24. TPTX Transmit Timing (Start of Frame) Switching



Figure 25. TPTX Transmit Timing (End of Frame) Switching



Figure 26. RENA Deassert Delay from TENA



Figure 27. TPTX+/- Link Pulse Timing



#### **TP TRANSMIT JABBER SWITCHING**

| Characteristic                                                                                                       | Symbol                               | Min        | Max        | Unit |
|----------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------|------------|------|
| Max Length of Transmission before Assertion of TPJABB to indicate Jabber Condition CLSN to indicate Jabber Condition | t <sub>160</sub>                     | 20<br>20   | 60<br>60   | ms   |
| Time from End of Jabber Condition to Deassertion: of TPJABB of CLSN                                                  | t <sub>162</sub><br>t <sub>163</sub> | 500<br>500 | 750<br>750 | ms   |

#### TP TRANSMIT SIGNAL QUALITY ERROR TEST SWITCHING

| CLSN (Signal Quality Error Test) (See Figure 29) Assertion from last positive TPTX edge Deassertion from last positive TPTX edge Pulse Width | t <sub>170</sub> t <sub>171</sub> | 0.6<br>-<br>0.5 | 1.6<br>3.1<br>1.5 | μs |
|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------|-------------------|----|
| TPSQEL Disable Delay Time (See Figure 29)                                                                                                    | t <sub>172</sub>                  | -               | 40                | ns |

**NOTE:** The load attached to the specified output is a 20 pF capacitor connected to ground, unless otherwise noted.

Figure 28. TPJABB Switching



TPTX+/-TPSQEL  $t_{172}$ CLSN

Figure 29. TPTX SQE (CLSN) Timing (End of Frame)

#### **TP RECEIVE SWITCHING**

| Characteristic                                                                                              | Symbol           | Min | Max | Unit |
|-------------------------------------------------------------------------------------------------------------|------------------|-----|-----|------|
| Differential Input Voltage Range Unconditional Squelch (Note 1) (1.8 V < Input Common Mode Voltage < 3.2 V) |                  | 0   | 264 | mV   |
| Positive or Negative Differential Input Pulse Width for Conditional Receive Unsquelch (See Figure 31)       | t <sub>180</sub> | 20  | 30  | ns   |
| TPRX to RCLK Bit Loss at start of packet (See Figure 32)                                                    |                  | -   | 10  | Bits |
| TPRX to RCLK Steady State Propagation Delay (See Figure 32)                                                 | t <sub>182</sub> | -   | 400 | ns   |
| TPRX to RX Start Up Delay (See Figure 32)                                                                   |                  | -   | 1.5 | μs   |
| TPRX held high from last valid positive transition (See Figure 33)                                          |                  | 230 | -   | ns   |
| RENA Deassertion Delay from last valid positive transition of TPRX Pair (See Figure 33)                     | t <sub>187</sub> | -   | 350 | ns   |

#### TP RECEIVE LINK INTEGRITY SWITCHING

| Required Pulse Width Range to be recognized as a Link Pulse (Note 2)               | t <sub>200</sub>                     | 50         | 200        | ns |
|------------------------------------------------------------------------------------|--------------------------------------|------------|------------|----|
| Last TPRX activity to high state TPLIL Output (Receive Link Loss Timeout Interval) | t <sub>201</sub>                     | 100        | 150        | ms |
| Receive Link Beat Separation Minimum Range (Note 3) Maximum Range (Note 4)         | t <sub>202</sub><br>t <sub>203</sub> | 3.0<br>100 | 7.0<br>150 | ms |

- NOTES: 1. Measured with Test Load H attached to the receive pins.

  - Measured at the receive pins.
     Link beats closer in time to this range of values are considered noise, and are rejected.
     Link beats further apart in time than this range of values are not considered consecutive, and are rejected.

Figure 30. Test Load H



Figure 31. TPRX Input Switching





Figure 32. TPRX Receive Timing (Start of Frame)

Figure 33. RENA Deassertion Delay from Last Valid Positive Transition of TPRX Pair



Figure 34. TP Receive Link Integrity Switching



#### TP COLLISION SWITCHING

| Characteristic                                                                                                  | Symbol                               | Min | Max        | Unit |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------------|-----|------------|------|
| Time from collision (TPRX activity caused assertion of RENA followed by assertion of TENA) to assertion of CLSN |                                      | -   | 300        | ns   |
| Time from end of collision (Deassertion of TENA with uninterrupted TPRX pair activity) to deassertion of CLSN   |                                      | 350 | 900        |      |
| TP FULL DUPLEX SWITCHING                                                                                        |                                      |     |            |      |
| TPFULDL assert to collision detect disable (See Figure 36) TPFULDL deassert to collision detect enable          | t <sub>220</sub><br>t <sub>221</sub> | -   | 50<br>50   | ns   |
| TPFULDL assert to data loop back disable (See Figure 37) TPFULDL deassert to data loop back enable              | t <sub>222</sub><br>t <sub>223</sub> | -   | 350<br>150 | ns   |

NOTE: Load on specified output is 20 pF to ground, unless otherwise noted.

Figure 35. TPTX Collision Timing



Figure 36. TPTX Full Duplex Timing



Figure 37. TPTX Full Duplex Timing



#### **AUI TRANSMIT SWITCHING**

| Characteristic                                                                         |                  | Min | Тур        | Max | Unit |
|----------------------------------------------------------------------------------------|------------------|-----|------------|-----|------|
| TCLK to ATX Pair Steady State Propagation Delay                                        | t <sub>240</sub> | -   | -          | 100 | ns   |
| Output Differential Rise and Fall Times (Measured directly at device pins)             | t <sub>241</sub> | 1.0 | -          | 5.0 | ns   |
| ATX Bit Cell Duration center-to-center (Measured directly at device pins)              | t <sub>242</sub> | -   | 99.5-100.5 | -   | ns   |
| ATX Half-Bit Cell Duration center-to-boundary (Measured directly at device pins)       | t <sub>243</sub> | -   | 49.5-50.5  | -   | ns   |
| ATX Pair Held at Positive Differential at start of Idle (Measured through transformer) | t <sub>244</sub> | 200 | -          | -   | ns   |

NOTE: Load on specified output is a shunt 27  $\mu H$  inductor and 83  $\Omega$  resistor.

Figure 38. ATX Transmit Timings



#### **AUI RECEIVE SWITCHING**

| Characteristic                                                                            |                                      | Min     | Max        | Unit |
|-------------------------------------------------------------------------------------------|--------------------------------------|---------|------------|------|
| ARX/ACX Differential Input Voltage Range                                                  | -                                    | ±318    | ±1315      | mV   |
| ARX/ACX Differential Input Pulse Width to: Initiate Data Reception Inhibit Data Reception | t <sub>261</sub><br>t <sub>262</sub> | 30<br>- | -<br>18    | ns   |
| RENA Assertion Delay RENA Deassertion Delay                                               | t <sub>266</sub><br>t <sub>267</sub> | -       | 100<br>450 | ns   |

#### **Squelching Characteristics**

- The receive data pairs and the collision pairs should have the following squelch characteristics:

  1. The squelch circuits are on at idle (with input voltage at approximately 0 V differential).

  2. If an input is in squelch, pulse is rejected if the peak differential voltage is more positive than -175 mV, regardless of pulse width.

  3. A pulse is considered valid if its peak differential voltage is more negative than -300 mV and its width, measured at -285 mV, is > 25 ns.
- The squelch circuits are disabled by the first valid negative differential pulse on either the AUI receive data or collision pair.
   If a positive differential pulse occurs on either the AUI receive data or collision pair > 175 ns, end of frame is assumed and squelch circuitry is turned on.

Figure 39. ARX/ACX Timing







#### **FUNCTIONAL DESCRIPTION**

#### Introduction

The MC68160A was designed to perform the physical connection to the Ethernet media. This is done through two separate media dependent interfaces and a SIA interface. The media dependent interfaces are the Attachment Unit Interface(AUI) and the 10BASE-T Twisted Pair(TP) port. The MC68160A's SIA interface is compatible with most industry controllers and selected by three mode control pins. Chip status is supported indicated by the condition of 6 status indicator pins. All but one are open collector outputs.

If the EEST isn't receiving data, the controller may initiate transmission. NRZ data from the communications controller SIA interface is encoded by the MC68160A into Manchester Code in preparation for transmission on the media. The data is then applied to either the AUI or TP port. If the data was transmitted using the 10BASE-T port, this data is also looped back to the receive data interface SIA pins connected to the controller. This allows detection of a collision condition in the event that another station on the media attempted transmission at the same time. After the entire data frame has been transmitted, the EEST must force the media idle signal. The idle signal frees the media for other stations that have deferred transmission. If no other transmissions are required the link enters an idle state. During this idle state the 10BASE-T transmitter issues idle pulses which communicates to the receiver connected to the other side that the link is valid. If the transmitter connected at the other end begins transmission, the EEST will assert a receive enable signal, and forward the received data to the controller.

Upon reception of data at the 10BASE-T port, the data is screened for proper sequence and pulse width requirements. If the preamble of the received frame meets the requirements, the PLL locks onto the 64-bit preamble and begins to decode the Manchester Code to NRZ code. This code is then presented to the communications controller at the receive data pins at the SIA interface. If data is received at the AUI port, it is sent directly to the communications controller via the SIA interface.

#### **Data Transmission**

To have properly encoded transmit data, the communications controller must be synchronized to TCLK. Transmission to the 10BASE-T or AUI media occurs when TENA is asserted and data is applied to the TX pin. Finally, to signify transmission, the TXLED in will cycle on and off at a 100 ms period. Data transmission for EEST is accomplished either over the 10BASE-T port or the AUI port. Both connections to the media are made with industry standard media interface components. The 10BASE-T interface requires a filter and transformer, the AUI interface requires only a transformer. The filter for the 10BASE-T transmit circuit will have to be chosen for each application.

If after approximately 40 ms after a TP or AUI transmission has begun, the EEST is still transmitting, the TPJABB pin will assert to signify a jabber condition. Also, the CLLED pin will transition high and low alternately with a 100 ms period. The transmit circuitry is, however, unaffected by the jabber condition, so the communications controller has the responsibility of monitoring and stopping transmission.

When transmission is complete, the transmit circuitry will begin the end of transmit and decay to idle responses necessary to meet requirements of the 802.3 standard for the TP and AUI port.

#### **Data Reception**

Other than the case of being in Loop Back mode, data reception to the RX pin of the EEST is initiated by signaling at the RX+/- or AUI ARX+/- pins. If at the TP port, the data is screened for validity by checking for sequence and pulse width requirements, then passed to the decode and receive circuitry. The RENA pin asserts and the data and corresponding clock is passed to the communications controller. After the frame has been transmitted, the MC68160A detects the ending transmission and negates RENA. If at the AUI port, the data is checked for proper pulse width requirements before being passed to the decode circuitry. If the data pulses are longer than at least 20 ns, RENA gets asserted and the frame is decoded to RX with and accompanying RCLK output.

#### Collision

Collision is the occurrence of simultaneous transmit activity by two or more stations on the network. In the event of collision, the data transfer paths are unaffected. If the MC68160A is in the twisted pair mode, collision is detect by simultaneous receive and transmit activity. If in the AUI mode, collision is detected by activity on the ACX+/- pins. In either case, if collision is detected, the CLSN pin will assert to notify the communications controller.

#### Jabber

The EEST has a jabber timer to detect the jabber condition. In the event that the transmitting station continues to transmit beyond the allowable transmit time, a jabber timer (40 ms) will

expire and assert the TPJABB pin to alert the communications controller of the situation. The TPJABB pin can source or sink up to 10 mA, and so, is capable of driving a status LED. In the AUI mode, the pin is driven to high impedance since the transceiver connected to the AUI port must alert the communications controller of the jabber condition.

#### **Full Duplex**

A feature unique to the MC68160A is the Full Duplex mode. In this mode the EEST is capable of transmitting and receiving simultaneously. Collision conditions are not announced and internal loop back is disabled. The remainder of the EEST functionality remains unchanged from the non-Full Duplex mode. Full Duplex mode is enabled by asserting the TPFULDL pin.

#### **Auto Port Selection**

If the APORT pin is asserted, the MC68160A will automatically select the TP or AUI port depending on the presence of valid link beats or frames at the TP RX+/- pins. If the AUI port is automatically selected by another transmitting station or by setting TPEN low, the TP transmit port of the EEST continues to transmit link beats to keep the link active.

#### **Auto Polarity Selection**

If the RX+ and the RX- wires happen to get reversed, the MC68160A has the ability to automatically reverse the pins internally so that the received data is valid. In addition, an open collector status pin (TPPLR) is driven low to indicate the fault. In the AUI or reset mode this pin presents a high impedance.

#### **Loop Back Mode**

To test the transmit and receive circuitry without disturbing the connected network, the EEST has a Loop Back mode. Loop Back mode routes transmit data and clock to the receive data and clock pins using as much of the transmit and receive circuitry as possible. This gives a test of the MC68160A Manchester encode and decode function. LOOP must not be asserted when TPFULDL pin is asserted. This causes the MC68160A to enter a test mode. This test mode is used during final test and is not intended to be entered under normal operation (see Application Notes section).

#### APPLICATIONS INFORMATION

#### Selection of Crystal and External Components

Accuracy of frequency and stability over temperature are the main determinants of crystal choice. Specifications for a suitable crystal are tabulated below.

| Frequency                           | 20.000 MHz  |
|-------------------------------------|-------------|
| Mode                                | Fundamental |
| Tolerance                           | ± 100 ppm   |
| Stability                           | ± 100 ppm   |
| Aging                               | ± 5 ppm/yr  |
| Shunt Capacitance                   | 7.0 pF      |
| Load Capacitance                    | 18-20 pF    |
| Series Fundamental Resistance (ESR) | 25 Ω        |
| Drive Level                         | 500 μW      |

A suitable crystal is the MTRON HC49 MP-1, 20.000 MHz crystal. 20 pF for C4 and C5 have been shown to work reliably.



#### **PLL Filter Components**

The filter components at Pin 12 were chosen to assure adequate pull-range but with a emphasis on stability. It is not foreseeable that a design would need to change the components, but for the sake of completeness, relevant values are provided here.

VCO Gain 
$$= 24 \left(\frac{\text{MHz}}{\text{Volt} \bullet \text{sec}}\right)$$
 and,   
Phase Detector Gain  $= \frac{100}{\pi/2} \left(\frac{\mu A}{\text{rad}}\right)$  and the

filter impedance function is;

$$Z(j\omega) ~\approx ~ \frac{(j\omega ~+~ 1/C6)}{j\omega \bullet C5 \bullet (j\omega ~+~ 1/C5)} ~(\text{for C6} >> C5)$$

#### 10BASE-T Filter and Transformer Choice

The MC68160A differential outputs are low impedance voltage sources. Therefore, external series resistors must be used in order to match the characteristic impedance of twisted pair. Since the output resistance of each leg of the transmitter is about 10  $\Omega,$  a 39  $\Omega$  resistor is used in series as shown in the applications schematic. So the impedance presented from the source to the isolation transformer is then very nearly 100  $\Omega.$  The following is a list of some 10BASE-T filter module vendors and their products.

| Vendor            | Part #                                   |
|-------------------|------------------------------------------|
| FEE Fil-Mag       | 78Z1120B-01, 78Z1122B/D-01, 78Z1122 F-01 |
| Valor Electronics | PT3877, FL1012, FL1066                   |
| Pulse Engineering | PE-65434, PE65424, PE65433               |
| токо              | PM01-00, PM02-00, PM05-00                |

#### **AUI Transformer Choice**

Like the 10BASE-T outputs, the AUI differential outputs are low impedance sources and capable of meeting the IEEE 802.3 waveform requirements when a coupling transformer is used. Some AUI transformer vendors and their products are provided below.

| Vendor            | Part #                     |
|-------------------|----------------------------|
| Coilcraft         | LAX-ET304                  |
| FEE Fil-Mag       | 23Z90, 23Z91/ 23Z92        |
| Valor Electronics | LT6032, LT6033             |
| Pulse Engineering | PE64502, PE6103            |
| токо              | Q30ALQ8-1AA3, Q30ALQ9-1AA3 |

#### **Application Notes:**

Resetting the MC68160A after power up.

In some applications, after initial power up, the MC68160A may not be able to transmit or receive data. This is usually caused by the LOOP and TPFULDL control lines being active at the same time. This is an illegal condition during normal operation, it places the MC68160A into the production test mode.

To exit the test mode and return to normal: Set LOOP low, TPFULDL high and TPSQEL low. Then, while keeping TPSQEL low, raise LOOP after 300 ms lower TPFULDL. This will put the MC68160A into test mode but also resets the MC68160A. After 500 ms lower LOOP to get out of the test mode. TPFULDL may then be de-asserted if desired.

The MC68160A is now ready for operation.

A hardware implementation of this fix would be to place a pull down resistor on the TPSQEL pin. Even if test mode is entered by accident, this ensures that zero's will be written to the test register. The hardware implementation will solve the problem if the test mode is entered because of noise on the TPSQEL pin. If the controller is toggling the MC68160A lines while it is booting up, the reset procedure must be followed.



#### **OUTLINE DIMENSIONS**







**SECTION AB-AB** ROTATED 90° CLOCKWISE

- NOTES:
  1 DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2 CONTROLLING DIMENSION: MILLIMETER.
  3 DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.
  4 DATUMS 1. M. AND. N. TO BE DETERMINED AT DATUM.
- DATUMS -L-, -M- AND -N- TO BE DETERMINED AT DATUM PLANE -H-.
   DIMENSIONS S AND V TO BE DETERMINED AT SEATING
- PLANE -T -.
  DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 (0.010)
  PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD
  MISMATCH AND ARE DETERMINED AT DATUM PLANE -H-.
- MISMATCH AND ARE DETERMINED AT DATUM PLANE-H-DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION.

  DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.46 (0.018). MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07 (0.003).

|     | MILLIN    | IETERS   | INCHES    |       |  |
|-----|-----------|----------|-----------|-------|--|
| DIM | MIN       | MAX      | MIN       | MAX   |  |
| A   |           | BSC      | 0.394     |       |  |
| A1  |           | 5.00 BSC |           | BSC   |  |
| В   | 10.00 BSC |          | 0.394 BSC |       |  |
| B1  |           | 5.00 BSC |           | BSC   |  |
| C   |           | 1.70     |           | 0.067 |  |
| C1  | 0.05      | 0.20     | 0.002     | 0.008 |  |
| C2  | 1.30      | 1.50     | 0.051     | 0.059 |  |
| D   | 0.20      | 0.40     | 0.008     | 0.016 |  |
| Ē   | 0.45      | 0.75     | 0.018     | 0.030 |  |
| F   | 0.22      | 0.35     | 0.009     | 0.014 |  |
| G   | 0.65 BSC  |          |           | BSC   |  |
| J   | 0.07      | 0.20     | 0.003     | 0.008 |  |
| К   | 0.50 REF  |          | 0.020     | REF   |  |
| R1  | 0.08      | 0.20     | 0.003     | 0.008 |  |
| S   | 12.00 BSC |          | 0.472     | BSC   |  |
| S1  | 6.00 BSC  |          | 0.236     | BSC   |  |
| U   | 0.09      | 0.16     | 0.004     | 0.006 |  |
| ٧   | 12.00 BSC |          | 0.472     | BSC   |  |
| V1  | 6.00 BSC  |          | 0.236 BSC |       |  |
| W   | 0.20      | 0.20 REF |           | REF   |  |
| Z   |           | REF      | 0.039 REF |       |  |
| θ   | 0°        | 7°       | 0°        | 7°    |  |
| θ1  | 0°        |          | 0°        |       |  |
| θ2  | 12°       |          | 12° REF   |       |  |
| θ3  | 5°        | 13°      | 5°        | 13°   |  |

### Innovate with IDT and accelerate your future networks. Contact:

## www.IDT.com

#### For Sales

800-345-7015 408-284-8200 Fax: 408-284-2775

#### For Tech Support

netcom@idt.com 480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)

#### Asia Pacific and Japan

Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505

#### **Europe**

IDT Europe, Limited Prime House Barnett Wood Lane Leatherhead, Surrey United Kingdom KT22 7DE +44 1372 363 339

